Difference between revisions of "Tutorial:HiPEAC 2013"
(Created page with "==Location and Date== We will give a tutorial on Sniper at [http://www.hipeac.net/conference/berlin HiPEAC 2013] in [https://maps.google.com/maps?q=Berlin,+Germany&hl=nl&sll=37.0...") |
|||
Line 1: | Line 1: | ||
==Location and Date== | ==Location and Date== | ||
+ | <div class="floatright">http://snipersim.org/w/images/7/7c/Logo-hipeac.png</div> | ||
We will give a tutorial on Sniper at [http://www.hipeac.net/conference/berlin HiPEAC 2013] in [https://maps.google.com/maps?q=Berlin,+Germany&hl=nl&sll=37.0625,-95.677068&sspn=47.349227,93.076172&t=m&z=10 Berlin, Germany]. The tutorial is scheduled for Tuesday, January 22 in the morning. | We will give a tutorial on Sniper at [http://www.hipeac.net/conference/berlin HiPEAC 2013] in [https://maps.google.com/maps?q=Berlin,+Germany&hl=nl&sll=37.0625,-95.677068&sspn=47.349227,93.076172&t=m&z=10 Berlin, Germany]. The tutorial is scheduled for Tuesday, January 22 in the morning. | ||
Revision as of 02:46, 16 July 2012
Location and Date
We will give a tutorial on Sniper at HiPEAC 2013 in Berlin, Germany. The tutorial is scheduled for Tuesday, January 22 in the morning.
Organizers and Presenters
Organizer: Lieven Eeckhout, Ghent University
Presenter: Wim Heirman, Intel ExaScience Lab and Ghent University
Presenter: Trevor E. Carlson, Intel ExaScience Lab and Ghent University
Abstract
Two major trends in high-performance computing, namely, larger numbers of cores and the growing size of on-chip cache memory, are creating significant challenges for evaluating the design space of future processor architectures. Fast, scalable and accurate simulations are needed to allow for sufficient exploration of large multi-core systems within a limited simulation time budget. Through the use of high-abstraction analytical models with fast parallel simulation in the Sniper simulator, computer architects can trade off accuracy with simulation speed to allow for longer application runs, covering a larger portion of the hardware design space.
The purpose of this tutorial is to introduce both the main features of the Sniper simulator, as well as provide detail into the use of the simulator itself. Specifically, this tutorial will provide an in-depth look into the theory and implementation of the interval core model and CPI-stack generation. We will also highlight features like full DVFS support, scripting and program-to-simulator communication and provide an overview of the various component models and simulator configurability and flexibility.
Sniper's key features are:
- The interval core model to raise the level of abstraction in multi-core simulation
- Parallel simulation on multi-core host hardware
- Runs multi-threaded shared-memory x86 workloads
- Achieves good simulation speed, up to 2 MIPS
- Validated against real hardware
Additional information about Sniper can be found here.
Topics to be Covered
- Sniper simulator overview
- Interval Model in depth
- Simulator HW features and components
- Simulator SW features
- DVFS control, scripting interfaces, etc.
- Validation results
- Hands-on demonstration
Biographies
Lieven Eeckhout is an Associate Professor at Ghent University, Belgium, in the Department of Electronics and Information Systems (ELIS). He obtained his MS and PhD degrees from Ghent University in 1998 and 2002, respectively. His research interests include computer architecture and the hardware/software interface in general, and performance analysis, evaluation and modeling more in particular. He received two IEEE Micro Top Picks Awards and recently wrote a synthesis lecture on "Computer Architecture Performance Evaluation Methods" published by Morgan and Claypool. He graduated 7 PhD students, and currently supervises 4 postdoctoral researchers and 8 PhD students.
Wim Heirman received his PhD in 2008 from Ghent University, Belgium, on reconfigurable optical interconnection networks for multicore processors. Since 2010 he works at the Intel Exascience Lab. His research interests are fast and accurate computer simulation, enabling architectural exploration and software analysis through co-design, and energy-efficient high-performance computing.
Trevor E. Carlson is a PhD student at Ghent University and is a part of the Intel ExaScience Lab. He received his BS and MS degrees from Carnegie Mellon University in 2002 and 2003, respectively. He has previously served as a Staff Engineer at IBM where he helped to author 4 issued patents and also served as a Researcher at IMEC where he investigated efficient architectures for embedded and 3D-stacked systems. His research interests include performance modeling and fast and scalable simulation methodologies.